国产精品白丝啪啪91-国产精品亚洲精品日韩已满-极品少妇露出大乳高潮-欧美日韩大陆精品视频

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74ALVCH16823DGG

18-bit bus-interface D-type flip-flop with reset and enable; 3-state

The 74ALVCH16823 is an 18-bit edge-triggered flip-flop featuring separate D-type inputs for each flip-flop and 3-state outputs for bus oriented applications. Incorporates bushold data inputs which eliminate the need for external pull-up resistors to hold unused inputs. The 74ALVCH16823 consists of two sections of nine edge-triggered flip-flops. A clock (nCP) input, an output-enable (nOE) input, a master reset (nMR) input and a clock-enable (nCE) input are provided for each total 9-bit section.

With the clock-enable (nCE) input LOW, the D-type flip-flops will store the state of their individual nDn-inputs that meet the set-up and hold time requirements on the LOW?-?to?-?HIGH nCP transition. Taking nCE HIGH disables the clock buffer, thus latching the outputs. Taking the master reset (nMR) input LOW causes all the nQn outputs to go LOW independently of the clock.

When nOE is LOW, the contents of the flip-flops are available at the outputs. When the nOE is HIGH, the outputs go to the high impedance OFF-state. Operation of the nOE input does not affect the state of flip-flops.

Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

Features and benefits

  • Wide supply voltage range from 1.2 V to 3.6 V

  • CMOS low-power consumption

  • Direct interface with TTL levels

  • Current drive ± 24 mA at 3.0 V

  • MULTIBYTE? flow-through standard pin-out architecture

  • Low inductance multiple VCC and GND pins for minimum noise and ground bounce

  • Output drive capability 50 ? transmission lines at 85°C

  • All data inputs have bushold

  • Complies with JEDEC standard no. 8-1A

  • Complies with JEDEC standards:

    • JESD8-5 (2.3 V to 2.7 V)

    • JESD8B/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
  • Specified from -40 °C to +85 °C

參數(shù)類型

型號 VCC (V) Logic switching levels Output drive capability (mA) tpd (ns) fmax (MHz) Power dissipation considerations Tamb (°C) Rth(j-a) (K/W) Ψth(j-top) (K/W) Package name
74ALVCH16823DGG 1.2?-?3.6 TTL ± 24 2.1 350 low -40~85 93 21 TSSOP56

封裝

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74ALVCH16823DGG 74ALVCH16823DGG,11
(935259030118)
Active ALVCH16823 SOT364-1
TSSOP56
(SOT364-1)
SOT364-1 SSOP-TSSOP-VSO-WAVE
SOT364-1_118

下表中的所有產(chǎn)品型號均已停產(chǎn) 。

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74ALVCH16823DGG 74ALVCH16823DGGS
(935259030512)
Withdrawn / End-of-life ALVCH16823 SOT364-1
TSSOP56
(SOT364-1)
SOT364-1 SSOP-TSSOP-VSO-WAVE
暫無信息

環(huán)境信息

型號 可訂購的器件編號 化學(xué)成分 RoHS RHF指示符
74ALVCH16823DGG 74ALVCH16823DGG,11 74ALVCH16823DGG rohs rhf rhf

下表中的所有產(chǎn)品型號均已停產(chǎn) 。

型號 可訂購的器件編號 化學(xué)成分 RoHS RHF指示符
74ALVCH16823DGG 74ALVCH16823DGGS 74ALVCH16823DGG rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (8)

文件名稱 標(biāo)題 類型 日期
74ALVCH16823 18-bit bus-interface D-type flip-flop with reset and enable; 3-state Data sheet 2024-07-09
SOT364-1 3D model for products with SOT364-1 package Design support 2020-01-22
alvch16823 alvch16823 IBIS model IBIS model 2013-04-08
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
SOT364-1 plastic, thin shrink small outline package; 56 leads; 0.5 mm pitch; 14 mm x 6.1 mm x 1.2 mm body Package information 2022-06-23
SOT364-1_118 TSSOP56; Reel pack for SMD, 13"; Q1/T1 product orientation Packing information 2020-04-21
74ALVCH16823DGG_Nexperia_Product_Reliability 74ALVCH16823DGG Nexperia Product Reliability Quality document 2025-03-20
SSOP-TSSOP-VSO-WAVE Footprint for wave soldering Wave soldering 2009-10-08

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會盡快回復(fù)您。


Longevity

The Nexperia Longevity Program is aimed to provide our customers information from time to time about the expected time that our products can be ordered. The NLP is reviewed and updated regularly by our Executive Management Team. View our longevity program here.


模型

文件名稱 標(biāo)題 類型 日期
alvch16823 alvch16823 IBIS model IBIS model 2013-04-08
SOT364-1 3D model for products with SOT364-1 package Design support 2020-01-22

訂購、定價(jià)與供貨

型號 Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74ALVCH16823DGG 74ALVCH16823DGG,11 935259030118 Active SOT364-1_118 2,000 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機(jī)構(gòu)訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表。

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號 可訂購的器件編號 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74ALVCH16823DGG 74ALVCH16823DGG,11 935259030118 SOT364-1 訂單產(chǎn)品
自拍国内视频在线观看| 中国一级特黄真人片久久| av黄色在线播放网页| 国产男男一区二区三区| 岛国午夜免费福利一区二区| 国产精品国产三级国产一地 | 中文字幕亚洲精品视频| 极品国模大尺度偷拍视频| 亚洲日日夜夜噜噜爽爽| 首页亚洲一区二区三区| 国产精品一区在线播放| 男女羞羞的免费视频网站| 亚洲熟女一区二区三区不卡| 激情综合五月婷婷久久| 日本人妻久久中文字幕乱码| 一区二区三区欧美日韩| 国产视频传媒一区二区| 亚洲一区成人在线视频| 日本一区二区三区高清在线视频| 毛片亚洲网站在线观看| 国产精品高清一二三区| 日韩精品一级一区二区| 亚洲最大一区二区在线观看| 国产中文字幕婷婷丁香| 美女露脸口爆吞精视频| 日日淫夜夜操熟女视频| 天天操天天干蜜桃av| 福利一区二区在线观看| 亚洲精品深夜福利视频| 美女视频在线观看一区二区三区| 国产日产精品视频一区二区三区| 精品无人区乱码毛片国产| 白白色青青操在线视频| 亚洲蜜臀人妻中文字幕| 思思久久96热在精品国产| 国产亚洲一区二区高清| 精品人妻va人妻中文字幕麻豆| 日韩中文字幕乱码久久| 国产精品久久黑丝诱惑| 亚洲激情一区二区三区不卡| 熟女精品激情免费视频|