国产精品白丝啪啪91-国产精品亚洲精品日韩已满-极品少妇露出大乳高潮-欧美日韩大陆精品视频

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號(hào)調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場(chǎng)效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車(chē)應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74AUP2G240DC

Low-power dual inverting buffer/line driver; 3-state

The 74AUP2G240 provides the dual inverting buffer/line driver with 3-state output. The 3-state output is controlled by the output enable input (nOE). A HIGH level at pin nOE causes the output to assume a high-impedance OFF-state.

Schmitt-trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V.

This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V.

This device is fully specified for partial Power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.

This device has the input-disable feature, which allows floating input signals. The inputs are disabled when the output enable input nOE is HIGH.

Features and benefits

  • Wide supply voltage range from 0.8 V to 3.6 V

  • High noise immunity

  • Complies with JEDEC standards:

    • JESD8-12 (0.8 V to 1.3 V)

    • JESD8-11 (0.9 V to 1.65 V)

    • JESD8-7 (1.2 V to 1.95 V)

    • JESD8-5 (1.8 V to 2.7 V)

    • JESD8-B (2.7 V to 3.6 V)

  • Low static power consumption; ICC = 0.9 μA (maximum)

  • Latch-up performance exceeds 100 mA per JESD78 Class II

  • Inputs accept voltages up to 3.6 V

  • Low-noise overshoot and undershoot < 10 % of VCC

  • Input-disable feature allows floating input conditions

  • IOFF circuitry provides partial Power-down mode operation

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 3A exceeds 5000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Multiple package options

  • Specified from -40 °C to +85 °C and -40 °C to +125 °C

參數(shù)類(lèi)型

型號(hào) VCC (V) Logic switching levels Output drive capability (mA) fmax (MHz) Nr of bits Power dissipation considerations Tamb (°C) Rth(j-a) (K/W) Rth(j-c) (K/W) Package name
74AUP2G240DC 0.8?-?3.6 CMOS ± 1.9 70 2 ultra low -40~125 203 113 VSSOP8

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號(hào) 可訂購(gòu)的器件編號(hào),(訂購(gòu)碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74AUP2G240DC 74AUP2G240DC,125
(935280736125)
Active p40 SOT765-1
VSSOP8
(SOT765-1)
SOT765-1 SOT765-1_125

環(huán)境信息

型號(hào) 可訂購(gòu)的器件編號(hào) 化學(xué)成分 RoHS RHF指示符
74AUP2G240DC 74AUP2G240DC,125 74AUP2G240DC rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (12)

文件名稱 標(biāo)題 類(lèi)型 日期
74AUP2G240 Low-power dual inverting buffer/line driver; 3-state Data sheet 2023-07-27
AN10161 PicoGate Logic footprints Application note 2002-10-29
AN11052 Pin FMEA for AUP family Application note 2019-01-09
Nexperia_document_guide_MiniLogic_PicoGate_201901 PicoGate leaded logic portfolio guide Brochure 2019-01-07
SOT765-1 3D model for products with SOT765-1 package Design support 2020-01-22
aup2g240 aup2g240 IBIS model IBIS model 2013-04-07
Nexperia_document_leaflet_Logic_AUP_technology_portfolio_201904 Nexperia_document_leaflet_Logic_AUP_technology_portfolio_201904 Leaflet 2019-04-12
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
VSSOP8_SOT765-1_mk plastic, very thin shrink small outline package; 8 leads; 0.5 mm pitch; 2 mm x 2.3 mm x 1 mm body Marcom graphics 2017-01-28
SOT765-1 plastic, very thin shrink small outline package; 8 leads; 0.5 mm pitch; 2 mm x 2.3 mm x 1 mm body Package information 2022-06-03
SOT765-1_125 VSSOP8; Reel pack for SMD, 7''; Q3/T4 product orientation Packing information 2020-04-21
74AUP2G240DC_Nexperia_Product_Reliability 74AUP2G240DC Nexperia Product Reliability Quality document 2025-03-20

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請(qǐng)告知我們并填寫(xiě) 應(yīng)答表 我們會(huì)盡快回復(fù)您。


Longevity

The Nexperia Longevity Program is aimed to provide our customers information from time to time about the expected time that our products can be ordered. The NLP is reviewed and updated regularly by our Executive Management Team. View our longevity program here.


模型

文件名稱 標(biāo)題 類(lèi)型 日期
aup2g240 aup2g240 IBIS model IBIS model 2013-04-07
SOT765-1 3D model for products with SOT765-1 package Design support 2020-01-22

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購(gòu)、定價(jià)與供貨

型號(hào) Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購(gòu)買(mǎi)
74AUP2G240DC 74AUP2G240DC,125 935280736125 Active SOT765-1_125 3,000 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過(guò)我們的銷(xiāo)售機(jī)構(gòu)訂購(gòu)樣品。

如果您沒(méi)有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷(xiāo)商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷(xiāo)商列表

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購(gòu)部件

型號(hào) 可訂購(gòu)的器件編號(hào) 訂購(gòu)代碼(12NC) 封裝 從經(jīng)銷(xiāo)商處購(gòu)買(mǎi)
74AUP2G240DC 74AUP2G240DC,125 935280736125 SOT765-1 訂單產(chǎn)品
在线观看免费av毛片| 四虎一区二区三区四区| 在线观看高清视频一区二区三区 | 日国产一区三区三区在线观看| 国内自拍偷拍精品视频| 亚洲精品第一区二区在线| 亚洲黄色成人av在线| 国产亚洲av综合人人精品| 午夜精品女同一区二区三区| 精品成人18亚洲av播放| 久久久久精品国产亚洲av影院| 日韩av天堂一二三区| 91男厕偷拍男厕偷拍高清| 丝袜美腿露脸在线观看| 日韩精品无人区一线二线三线| 中文字幕被侵犯的人妻| 一区二区三区在线观看美女| 免费视频亚洲一区二区三区| 一区二区三区乱码入口| 成人激情视频午夜在线观看| 日韩精品人妻少妇一区二区三区| 视频在线只有精品日韩| 日本美女午夜福利视频| 亚洲精品国产高清自拍| 国产一区二区黄色激情片| 毛茸茸的亚洲美女在线视频| 国产成人久久精品二三区| 超碰欧美性欧美最猛性| 免费观看毛片一区二区三区| 日韩一区二区三区水蜜桃| 国产极品美女视频福利| 中文字幕乱码亚洲美女精品| 中文字幕在线亚洲不卡| 国产精品国产三级国产转播| 蜜桃精品视频一二三区| 九九九热在线观看视频 | 国产一区二区三区高潮爽| 国产高清成人小视频在线| 宅男午夜一区二区三区| 欧美日韩中文字幕精品| 欧美亚洲精品一区在线观看|