国产精品白丝啪啪91-国产精品亚洲精品日韩已满-极品少妇露出大乳高潮-欧美日韩大陆精品视频

雙極性晶體管

二極管

ESD保護、TVS、濾波和信號調節(jié)ESD保護

MOSFET

氮化鎵場效應晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應用認證產品(AEC-Q100/Q101)

74LVC162373ADL

16-bit D-type transparent latch; 30 Ohm series termination resistors; 5 V tolerant inputs/outputs; 3-state

The 74LVC162373A and 74LVCH162373A are 16-bit D-type transparent latches with 30 Ω termination resistors and 3-state outputs. The 74LVCH162373A has separate D-type inputs with bus hold for each latch. Both devices can be used as two 8-bit transparent latches or a single 16-bit transparent latch. Both devices feature two latch enables (1LE and 2LE) and two output enables (1OE and 2OE), each controlling 8-bits. When nLE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D?-?input changes. When nLE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of nLE. A HIGH on nOE causes the outputs to assume a high-impedance OFF-state. Operation of the nOE input does not affect the state of the latches. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

These devices are fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the devices when they are powered down.

此產品已停產

Features and benefits

  • Overvoltage tolerant inputs to 5.5 V

  • Wide supply voltage range from 1.2 V to 3.6 V

  • CMOS low power consumption

  • Multibyte flow-through standard pinout architecture

  • Multiple low inductance supply pins for minimum noise and ground bounce

  • Direct interface with TTL levels

  • All data inputs have bus hold (74LVCH162373A only)

  • IOFF circuitry provides partial Power-down mode operation

  • Complies with JEDEC standard:

    • JESD8-7A (1.65 V to 1.95 V)
    • JESD8-5A (2.3 V to 2.7 V)
    • JESD8-C/JESD36 (2.7 V to 3.6 V)
  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Specified from -40 °C to +85 °C and -40 °C to +125 °C

參數(shù)類型

型號 Package name
74LVC162373ADL SSOP48

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

下表中的所有產品型號均已停產 。

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標示 封裝 外形圖 回流焊/波峰焊 包裝
74LVC162373ADL 74LVC162373ADL,112
(935237710112)
Obsolete LVC162373A SOT370-1
SSOP48
(SOT370-1)
SOT370-1 SSOP-TSSOP-VSO-REFLOW
SSOP-TSSOP-VSO-WAVE
暫無信息
74LVC162373ADL,118
(935237710118)
Obsolete LVC162373A SOT370-1_118

環(huán)境信息

下表中的所有產品型號均已停產 。

型號 可訂購的器件編號 化學成分 RoHS RHF指示符
74LVC162373ADL 74LVC162373ADL,112 74LVC162373ADL rohs rhf rhf
74LVC162373ADL 74LVC162373ADL,118 74LVC162373ADL rohs rhf rhf
品質及可靠性免責聲明

文檔 (9)

文件名稱 標題 類型 日期
74LVC_LVCH162373A 16-bit D-type transparent latch; 30 Ohm series termination resistors; 5 V tolerant inputs/outputs; 3-state Data sheet 2024-04-03
AN11009 Pin FMEA for LVC family Application note 2019-01-09
AN263 Power considerations when using CMOS and BiCMOS logic devices Application note 2023-02-07
AN90063 Questions about package outline drawings Application note 2025-03-12
lvc162373a lvc162373a IBIS model IBIS model 2013-04-08
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
SOT370-1 plastic, shrink small outline package; 48 leads; 0.635 mm pitch; 15.9 mm x 7.5 mm x 2.8 mm body Package information 2020-04-21
SSOP-TSSOP-VSO-REFLOW Footprint for reflow soldering Reflow soldering 2009-10-08
SSOP-TSSOP-VSO-WAVE Footprint for wave soldering Wave soldering 2009-10-08

支持

如果您需要設計/技術支持,請告知我們并填寫 應答表 我們會盡快回復您。


Longevity

The Nexperia Longevity Program is aimed to provide our customers information from time to time about the expected time that our products can be ordered. The NLP is reviewed and updated regularly by our Executive Management Team. View our longevity program here.


模型

文件名稱 標題 類型 日期
lvc162373a lvc162373a IBIS model IBIS model 2013-04-08

PCB Symbol, Footprint and 3D Model

Model Name 描述

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

国产极品丝袜福利在线| 亚洲精品第一页第二页| 亚洲一区二区在线视频播放| 国产精品一区二区三区欧美| 特黄日韩免费一区二区三区| 高清在线一区二区在线| 日本一区中文字幕在线观看| 日本精品人妻在线播放| 久久国产自偷自免费一区| 一级女性全黄久久生活片免费| 日韩精品极品在线视频观看免费| 熟妇一区二区在线播放| 蜜桃视频一区二区三区| 国产欧美日韩另类在线| 中文字幕第一页亚洲区| 国产精品国产精品毛片| 久久精品夜色国产亚洲av| 免费看欧美黄色录像带| 日韩精品人妻中文字幕| 成人区人妻精品一区二区不卡| 欧美黄片在线播放视频| 午夜福利主播一区二区| 亚洲女同一区二区三区| 中文字幕人妻久久精品一区| 亚洲欧美激情专区在线| 黄色大片国产免费永久网站 | 中文字幕久久精品一区二区三区| 美女张开腿让男人插进去| 极品少妇一级人妻av| 综合久久av一区二区三区| 日韩精品一区二区在线天天狠天| 日韩有码视频在线观看| 中文字幕视频二区三区| 国产成人麻豆精品午夜在线| 亚洲成a人片777777久久| 一本一道伊人99久久综合蜜臀| 国产天堂亚洲国产碰碰| 日韩在线视频 一区二区三区| 青青青手机视频免费在线观看| 亚洲中文综合字幕在线| 色久悠悠婷婷综合在线亚洲|