国产精品白丝啪啪91-国产精品亚洲精品日韩已满-极品少妇露出大乳高潮-欧美日韩大陆精品视频

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號(hào)調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場(chǎng)效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74LVC16244ADGG-Q100

16-bit buffer/line driver; 5 V input/output tolerant; 3-state

The 74LVC16244A-Q100; 74LVCH16244A-Q100 is a 16-bit buffer/line driver with 3-state outputs. The device can be used as four 4-bit buffers, two 8-bit buffers or one 16-bit buffer. The device features four output enables (1OE, 2OE, 3OE and 4OE), each controlling four of the 3-state outputs. A HIGH on nOE causes the outputs to assume a high-impedance OFF-state. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

The 74LVCH16244A-Q100 bus hold on data inputs eliminates the need for external pull-up resistors to hold unused inputs.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

Features and benefits

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)

    • Specified from -40 °C to +85 °C and from -40 °C to +125 °C

  • Wide supply voltage range from 1.2 V to 3.6 V

  • 5 V tolerant inputs/outputs for interfacing with 5 V logic

  • IOFF circuitry provides partial Power-down mode operation

  • CMOS low power consumption

  • Multibyte flow-through standard pin-out architecture

  • Low inductance multiple power and ground pins for minimum noise and ground bounce

  • Direct interface with TTL levels

  • High-impedance when VCC = 0 V

  • All data inputs have bus hold. (74LVCH16244A-Q100 only)

  • Complies with JEDEC standard:

    • JESD8-7A (1.65 V to 1.95 V)

    • JESD8-5A (2.3 V to 2.7 V)

    • JESD8-C/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

參數(shù)類型

型號(hào) VCC (V) Logic switching levels Output drive capability (mA) fmax (MHz) Nr of bits Power dissipation considerations Tamb (°C) Rth(j-a) (K/W) Ψth(j-top) (K/W) Rth(j-c) (K/W) Package name
74LVC16244ADGG-Q100 1.2?-?3.6 CMOS/LVTTL ± 24 175 16 low -40~125 82 2 37 TSSOP48

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號(hào) 可訂購的器件編號(hào),(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVC16244ADGG-Q100 74LVC16244ADGG-Q1J
(935301667118)
Active LVC16244A LVC16244A Standard Procedure Standard Procedure SOT362-1
TSSOP48
(SOT362-1)
SOT362-1 SSOP-TSSOP-VSO-WAVE
SOT362-1_118

環(huán)境信息

型號(hào) 可訂購的器件編號(hào) 化學(xué)成分 RoHS RHF指示符
74LVC16244ADGG-Q100 74LVC16244ADGG-Q1J 74LVC16244ADGG-Q100 rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (11)

文件名稱 標(biāo)題 類型 日期
74LVC_LVCH16244A_Q100 16-bit buffer/line driver; 5 V input/output tolerant; 3-state Data sheet 2024-04-09
AN11009 Pin FMEA for LVC family Application note 2019-01-09
AN263 Power considerations when using CMOS and BiCMOS logic devices Application note 2023-02-07
SOT362-1 3D model for products with SOT362-1 package Design support 2020-01-22
lvc16244a lvc16244a IBIS model IBIS model 2013-04-08
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
TSSOP48_SOT362-1_mk plastic, thin shrink small outline package; 48 leads; 0.5 mm pitch; 12.8 mm x 6.1 mm x 1.2 mm body Marcom graphics 2017-01-28
SOT362-1 plastic thin shrink small outline package; 48 leads; body width 6.1 mm Package information 2024-01-05
SOT362-1_118 TSSOP48; Reel pack for SMD, 13''; Q1/T1 product orientation Packing information 2020-04-21
74LVC16244ADGG-Q100_Nexperia_Product_Reliability 74LVC16244ADGG-Q100 Nexperia Product Reliability Quality document 2025-03-20
SSOP-TSSOP-VSO-WAVE Footprint for wave soldering Wave soldering 2009-10-08

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請(qǐng)告知我們并填寫 應(yīng)答表 我們會(huì)盡快回復(fù)您。


Longevity

The Nexperia Longevity Program is aimed to provide our customers information from time to time about the expected time that our products can be ordered. The NLP is reviewed and updated regularly by our Executive Management Team. View our longevity program here.


模型

文件名稱 標(biāo)題 類型 日期
lvc16244a lvc16244a IBIS model IBIS model 2013-04-08
SOT362-1 3D model for products with SOT362-1 package Design support 2020-01-22

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購、定價(jià)與供貨

型號(hào) Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74LVC16244ADGG-Q100 74LVC16244ADGG-Q1J 935301667118 Active SOT362-1_118 2,000 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機(jī)構(gòu)訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號(hào) 可訂購的器件編號(hào) 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74LVC16244ADGG-Q100 74LVC16244ADGG-Q1J 935301667118 SOT362-1 訂單產(chǎn)品
国产一区二区不卡免费观看| 精品国产一区亚洲二区| av一区二区三区网站| 久色在线三级三级三级免费看| 久久中文字幕亚洲天堂| 国产亚洲精品综合一区二区| 国产亚洲不卡在线三区| 91亚洲视频在线免费观看| 最新人妻少妇精品中文字幕视频| 日本精品一区二区三区高清| 一区二区国产三区亚洲| 欲求不满的人妻手机在线播放| 成人大片免费视频播放一级| 羞羞的视频在线观看免费| 最新国产av在线播放| 国产午夜精品免费福利| 国产自拍精品视频免费观看| 亚洲中文字幕人妻诱惑| av黄色成人在线观看| 国产精品一区二区三区在线观| 一区二区三区亚洲免费视频| 国产传媒天美av一区二区三区| 一本一本久久a精品综合| 亚洲精品第一页第二页| 国内外成人综合免费视频| 国产91黑丝视频在线观看| 国产一区二区三区在线影院| 午夜av日韩在线观看| 国产三级在线播放完整| 亚洲成人免费电影91| 国产成人免费高清av| 日区中文字幕一区二区| 四虎永久地址在线播放| 日韩精品中文字幕巨臀人妻中出| 欧美白浆精品一区二区| 网友自拍视频在线一区二区三区| 手机人妻看片日韩少妇| 日本一区二区三区在线激情| 日本视频在线看一区二区三区| 亚洲天堂av成人在线观看| 国产福利一区二区三区|