国产精品白丝啪啪91-国产精品亚洲精品日韩已满-极品少妇露出大乳高潮-欧美日韩大陆精品视频

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號(hào)調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場(chǎng)效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74LVC573APW-Q100

Octal D-type transparent latch with 5 V tolerantinputs/outputs; 3-state

The 74LVC573A-Q100 is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When LE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of LE. A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the latches. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

Features and benefits

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)

    • Specified from -40 °C to +85 °C and from -40 °C to +125 °C

  • Wide supply voltage range from 1.2 to 3.6 V

  • Overvoltage tolerant inputs to 5.5 V

  • CMOS low power consumption

  • Direct interface with TTL levels

  • IOFF circuitry provides partial Power-down mode operation

  • High-impedance when VCC = 0 V

  • Flow-through pinout architecture

  • Complies with JEDEC standard:

    • JESD8-7A (1.65 V to 1.95 V)

    • JESD8-5A (2.3 V to 2.7 V)

    • JESD8-C/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • MIL-STD-883, method 3015 exceeds 2000 V

    • HBM JESD22-A114F exceeds 2000 V

    • MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)

  • DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of solder joints

參數(shù)類型

型號(hào) VCC (V) Logic switching levels Output drive capability (mA) tpd (ns) fmax (MHz) Power dissipation considerations Tamb (°C) Package name
74LVC573APW-Q100 1.2?-?3.6 TTL ± 24 3.4 8 low -40~125 TSSOP20

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號(hào) 可訂購的器件編號(hào),(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVC573APW-Q100 74LVC573APW-Q100J
(935300238118)
Active LVC573A SOT360-1
TSSOP20
(SOT360-1)
SOT360-1 SSOP-TSSOP-VSO-WAVE
SOT360-1_118

環(huán)境信息

型號(hào) 可訂購的器件編號(hào) 化學(xué)成分 RoHS RHF指示符
74LVC573APW-Q100 74LVC573APW-Q100J 74LVC573APW-Q100 rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (12)

文件名稱 標(biāo)題 類型 日期
74LVC573A_Q100 Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state Data sheet 2020-03-30
AN11009 Pin FMEA for LVC family Application note 2019-01-09
AN263 Power considerations when using CMOS and BiCMOS logic devices Application note 2023-02-07
SOT360-1 3D model for products with SOT360-1 package Design support 2020-01-22
lvc573a lvc573a IBIS model IBIS model 2013-04-09
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
TSSOP20_SOT360-1_mk plastic, thin shrink small outline package; 20 leads; 0.65 mm pitch; 6.5 mm x 4.4 mm x 1.1 mm body Marcom graphics 2017-01-28
SOT360-1 plastic, thin shrink small outline package; 20 leads; 0.65 mm pitch; 6.5 mm x 4.4 mm x 1.2 mm body Package information 2024-11-15
SOT360-1_118 TSSOP20; Reel pack for SMD, 13''; Q1/T1 product orientation Packing information 2023-08-30
74LVC573APW-Q100_Nexperia_Product_Reliability 74LVC573APW-Q100 Nexperia Product Reliability Quality document 2024-06-16
lvc lvc Spice model SPICE model 2013-05-07
SSOP-TSSOP-VSO-WAVE Footprint for wave soldering Wave soldering 2009-10-08

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請(qǐng)告知我們并填寫 應(yīng)答表 我們會(huì)盡快回復(fù)您。

模型

文件名稱 標(biāo)題 類型 日期
lvc573a lvc573a IBIS model IBIS model 2013-04-09
lvc lvc Spice model SPICE model 2013-05-07
SOT360-1 3D model for products with SOT360-1 package Design support 2020-01-22

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購、定價(jià)與供貨

型號(hào) Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74LVC573APW-Q100 74LVC573APW-Q100J 935300238118 Active SOT360-1_118 2,500 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機(jī)構(gòu)訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表。

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號(hào) 可訂購的器件編號(hào) 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74LVC573APW-Q100 74LVC573APW-Q100J 935300238118 SOT360-1 訂單產(chǎn)品
日韩精品中文乱码在线观看| 色综合色综合中文字幕| 国产尤物视频免费在线观看| 亚洲欧美一区二区国产| 少妇高潮喷水下面的水| 精品国产精品三级在线专区| 一区二区三区日韩国产电影| 蜜臀av夜夜嗨一区二区| 欧美精品三级不卡在线| 96中文字幕一区二区| 强行内射美女视频网站| 亚洲一区二区免费精品| 亚洲免费黄色在线观看| 亚洲精品乱码免费精品乱| 久久精品二区亚洲w码| 日韩亚洲高清一区二区三区| 蜜桃av在线国产精品| 亚洲精品日韩av专区| 亚洲激情av免费观看| 久草视频在线只有精品| 精品国产亚洲一区二区麻豆| 日本一区二区视频免费在线看 | 国产成人精品一区二区国产乱码| 久久亚洲综合色一区二区三区| 日本一区二区在线高清观看| 精品麻豆一区二区三区乱码| 青青青在线视频观看华人 | 亚洲乱熟乱熟女一区二区| 日本加勒比在线播放一区| 久久亚洲一区二区麻豆偷| 午夜视频在线免费观看一区二区| 成熟女性毛茸茸的视频| 男人午夜a天堂一区二区三区| 亚洲国产精品一区二区三区在线| 成人激情福利视频在线观看| 91国产熟女自拍视频| 国产黄a三级三级三级老师绑| av一区二区日韩电影| 99久久精品一区二区毛片吞精| 国产精品日韩高清在线| 啪啪av大全福利导航|