国产精品白丝啪啪91-国产精品亚洲精品日韩已满-极品少妇露出大乳高潮-欧美日韩大陆精品视频

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74LVC574ABQ

Octal D-type flip-flop with 5 V tolerant inputs/outputs; positive edge-trigger; 3-state

The 74LVC574A is an 8?-?bit positive?-?edge triggered D?-?type flip?-?flop with 3?-?state outputs. The device features a clock (CP) and output enable (OE) inputs. The flip?-?flops will store the state of their individual D?-?inputs that meet the set?-?up and hold time requirements on the LOW?-?to?-?HIGH clock (CP) transition. A HIGH on OE causes the outputs to assume a high?-?impedance OFF?-?state. Operation of the OE input does not affect the state of the flip?-?flops. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

Schmitt?-?trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Features and benefits

  • Wide supply voltage range from 1.2 to 3.6 V

  • CMOS low power consumption

  • Direct interface with TTL levels

  • Overvoltage tolerant inputs to 5.5 V

  • High-impedance when VCC = 0 V

  • 8-bit positive edge-triggered register

  • Independent register and 3-state buffer operation

  • Flow-through pin-out architecture

  • IOFF circuitry provides partial Power-down mode operation

  • Complies with JEDEC standard:

    • JESD8-7A (1.65 V to 1.95 V)

    • JESD8-5A (2.3 V to 2.7 V)

    • JESD8-C/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Specified from -40 °C to +85 °C and -40 °C to +125 °C

參數(shù)類型

型號 VCC (V) Logic switching levels Output drive capability (mA) tpd (ns) fmax (MHz) Power dissipation considerations Tamb (°C) Rth(j-a) (K/W) Ψth(j-top) (K/W) Rth(j-c) (K/W) Package name
74LVC574ABQ 1.2?-?3.6 CMOS/LVTTL ± 24 3.2 150 low -40~125 79 9.5 50 DHVQFN20

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVC574ABQ 74LVC574ABQ,115
(935273517115)
Active LVC574A SOT764-1
DHVQFN20
(SOT764-1)
SOT764-1 SOT764-1_115

環(huán)境信息

型號 可訂購的器件編號 化學(xué)成分 RoHS RHF指示符
74LVC574ABQ 74LVC574ABQ,115 74LVC574ABQ rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (11)

文件名稱 標(biāo)題 類型 日期
74LVC574A Octal D-type flip-flop with 5 V tolerant inputs/outputs; positive edge-trigger; 3-state Data sheet 2023-11-10
AN11009 Pin FMEA for LVC family Application note 2019-01-09
AN263 Power considerations when using CMOS and BiCMOS logic devices Application note 2023-02-07
SOT764-1 3D model for products with SOT764-1 package Design support 2019-10-03
lvc574a lvc574a IBIS model IBIS model 2013-04-09
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
DHVQFN20_SOT764-1_mk plastic, dual in-line compatible thermal enhanced very thin quad flat package; 20 terminals; 0.5 mm pitch; 2.5 mm x 4.5 mm x 0.85 mm body Marcom graphics 2017-01-28
SOT764-1 plastic, leadless dual in-line compatible thermal enhanced very thin quad flat package; 20 terminals; 0.5 mm pitch; 4.5 mm x 2.5 mm x 1 mm body Package information 2022-06-21
SOT764-1_115 DHVQFN20; Reel pack for SMD, 7''; Q1/T1 product orientation Packing information 2020-04-21
74LVC574ABQ_Nexperia_Product_Reliability 74LVC574ABQ Nexperia Product Reliability Quality document 2025-03-20
lvc lvc Spice model SPICE model 2013-05-07

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會盡快回復(fù)您。


Longevity

The Nexperia Longevity Program is aimed to provide our customers information from time to time about the expected time that our products can be ordered. The NLP is reviewed and updated regularly by our Executive Management Team. View our longevity program here.


模型

文件名稱 標(biāo)題 類型 日期
lvc574a lvc574a IBIS model IBIS model 2013-04-09
lvc lvc Spice model SPICE model 2013-05-07
SOT764-1 3D model for products with SOT764-1 package Design support 2019-10-03

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購、定價(jià)與供貨

型號 Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74LVC574ABQ 74LVC574ABQ,115 935273517115 Active SOT764-1_115 3,000 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機(jī)構(gòu)訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號 可訂購的器件編號 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74LVC574ABQ 74LVC574ABQ,115 935273517115 SOT764-1 訂單產(chǎn)品
男女在线观看视频国产 | av天堂午夜精品一区| 真人性人交视频免费观看| 日本一区二区三区在线不卡| 一本大道东京热加勒比| 亚洲国产精品久久久精品| 久久免费看少妇a级黄片| 97人妻人人澡人人爽| 色悠悠国产一区二区三区| 成人免费丝袜美腿视频| 久久久美国精品中文字幕| 99热这里只有精品免费播放| 最新人妻少妇精品中文字幕视频| 久亚洲一线产区二线产区三线麻豆| 久久欧洲精品成av人片| 亚洲国产99在线精品一区| 国产熟女精品一区桃花| av网站在线观看日韩| 亚洲乱码中文字幕综合久久| 午夜性生活视频免费看| 亚洲成人自拍av在线| 97成人在线视频免费播放| 国产一区二区三区在线精品专区| 亚洲国产精品一区91| 国产成人精品无缓存在线播放 | 国产日韩精品欧美综合区| 国产精品女同一区二区软件| 亚洲国产欲色有一二欲色| 婷婷久久国产综合精品| 东京热av网一区二区三区| 日本办公室三级在线观看| 亚洲激情中文字幕电影| 国产精品日韩一区二区| 成人黄色小视频下载| 亚洲av成人一区二区三区| 亚洲综合一区二区在线视频| 亚洲av一区二区在线| 日韩精品一区福利合集| 国产精品一级片免费看| 国产精品亚洲专区一区| 中文字幕一区二区综合|