国产精品白丝啪啪91-国产精品亚洲精品日韩已满-极品少妇露出大乳高潮-欧美日韩大陆精品视频

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74LVCH16373ADGV-Q100

16-bit D-type transparent latch with 5 V tolerant inputs?/?outputs; 3-state

The 74LVC16373A-Q100 and 74LVCH16373A-Q100 are 16-bit D-type transparent latches with 3-state outputs. The devices can be used as two 8-bit transparent latches or a single 16-bit transparent latch. The devices feature two latch enables (1LE and 2LE) and two output enables (1OE and 2OE), each controlling 8-bits. When nLE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When nLE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of nLE. A HIGH on nOE causes the outputs to assume a high-impedance OFF-state. Operation of the nOE input does not affect the state of the latches. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Bus hold on the data inputs eliminates the need for external pull?-?up resistors to hold unused inputs.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

Features and benefits

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)

    • Specified from -40 °C to +85 °C and from -40 °C to +125 °C

  • Overvoltage tolerant inputs to 5.5 V

  • Wide supply voltage range from 1.2 V to 3.6 V

  • CMOS low power dissipation

  • MULTIBYTE flow-through standard pinout architecture

  • Multiple low inductance supply pins for minimum noise and ground bounce

  • Direct interface with TTL levels

  • All data inputs have bus hold (74LVCH16373A-Q100 only)

  • IOFF circuitry provides partial Power-down mode operation

  • Complies with JEDEC standards:
    • JESD8-7A (1.65 V to 1.95 V)
    • JESD8-5A (2.3 V to 2.7 V)
    • JESD8-C/JESD36 (2.7 V to 3.6 V)
  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

參數(shù)類型

型號 VCC (V) Logic switching levels Output drive capability (mA) tpd (ns) Power dissipation considerations Tamb (°C) Rth(j-a) (K/W) Ψth(j-top) (K/W) Rth(j-c) (K/W) Package name
74LVCH16373ADGV-Q100 1.2?-?3.6 TTL ± 24 3 low -40~125 82 2 37 TVSOP48

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVCH16373ADGV-Q100 74LVCH16373ADGV-QJ
(935690799118)
Active 4LVCH16373A SOT480-1
TVSOP48
(SOT480-1)
SOT480-1 SOT480-1_118

環(huán)境信息

型號 可訂購的器件編號 化學(xué)成分 RoHS RHF指示符
74LVCH16373ADGV-Q100 74LVCH16373ADGV-QJ 74LVCH16373ADGV-Q100 rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (10)

文件名稱 標(biāo)題 類型 日期
74LVC_LVCH16373A_Q100 16-bit D-type transparent latch with 5 V tolerant inputs?/?outputs; 3-state Data sheet 2024-04-23
AN11009 Pin FMEA for LVC family Application note 2019-01-09
SOT480-1 3D model for products with SOT480-1 package Design support 2020-01-22
lvch16373a lvch16373a IBIS model IBIS model 2013-04-09
Nexperia_document_leaflet_Logic_TVSOP48_16bitPortfolio_201903 Smaller-footprint 16-bit logic with advanced features Leaflet 2019-03-29
Nexperia_document_leaflet_Logic_TVSOP48_16bitPortfolio_201903 Smaller-footprint 16-bit logic with advanced features Leaflet 2019-03-29
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
SOT480-1 plastic, thin shrink small outline package; 48 leads; 0.4 mm pitch; 9.7 mm x 4.4 mm x 1.1 mm body Package information 2022-06-22
SOT480-1_118 TVSOP48; Reel pack for SMD, 13"; Q1/T1 product orientation Packing information 2022-12-21
74LVCH16373ADGV-Q100_Nexperia_Product_Reliability 74LVCH16373ADGV-Q100 Nexperia Product Reliability Quality document 2024-06-16

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會盡快回復(fù)您。

模型

文件名稱 標(biāo)題 類型 日期
lvch16373a lvch16373a IBIS model IBIS model 2013-04-09
SOT480-1 3D model for products with SOT480-1 package Design support 2020-01-22

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購、定價與供貨

型號 Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74LVCH16373ADGV-Q100 74LVCH16373ADGV-QJ 935690799118 Active SOT480-1_118 2,500 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機(jī)構(gòu)訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號 可訂購的器件編號 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74LVCH16373ADGV-Q100 74LVCH16373ADGV-QJ 935690799118 SOT480-1 訂單產(chǎn)品
农村国产毛片一区二区三区女 | 毛茸茸的亚洲美女在线视频| 国产乱码精品一区视频| 日韩精品在线观看你懂的| 午夜伦理视频免费观看| 亚洲天堂成人一区二区三区| 亚洲熟妇一区二区三区| 精品盗摄一区二区三区| 日韩一区二区日韩国产| 国产精品一区二区三区卡| 美女脱掉内裤露屁屁最新章节| 成熟的妇人亚洲性视频| 中文字幕亚洲五月综合婷久狠狠| 蜜臀在线免费观看av| 欧美精品黑人三级精品| 日本女人体内射精视频| 亚洲国产福利极品精品| 亚洲黄色艳情视频录像| 中国一区二区三区毛片| 国产一区二区三区在线免费| 国产精品福利一区二区三区| 午夜精品一区二区福利| 成人自拍乱拍在线视频 | 成人在线观看国产自拍| h视频在线观看视频在线| 国产精品成人第一区二区三区 | 在线观看免费完整观看一区二区| 青青草国产视频在线观看| 三级韩国日本在线观看| 日本精品人妻一区二区三区16| 少妇无套内射免费观看视频| 精品一区二区三区国产精品| 尤物视频在线观看羞羞| 日韩亚洲毛片全在线播放| 亚洲偷拍自拍精品视频| 亚洲视频一区二区三区在线观看 | 五月婷婷综合一区二区三区| 国产97成人亚洲综合在线| 无套内射精品一区二区| 亚洲一区二区精品精品视频| 国产三级精品三级在线播放|