国产精品白丝啪啪91-国产精品亚洲精品日韩已满-极品少妇露出大乳高潮-欧美日韩大陆精品视频

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74LVC573AD

Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

The 74LVC573A is an 8-bit D-type transparent latch with 3-state outputs. The device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When LE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of LE. A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the latches. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Features and benefits

  • Wide supply voltage range from 1.2 to 3.6 V

  • Overvoltage tolerant inputs to 5.5 V

  • CMOS low power consumption

  • Direct interface with TTL levels

  • IOFF circuitry provides partial Power-down mode operation

  • High-impedance when VCC = 0 V

  • Flow-through pinout architecture

  • Complies with JEDEC standard:

    • JESD8-7A (1.65 V to 1.95 V)

    • JESD8-5A (2.3 V to 2.7 V)

    • JESD8-C/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

  • Specified from -40 °C to +85 °C and -40 °C to +125 °C

參數(shù)類型

型號 VCC (V) Logic switching levels Output drive capability (mA) tpd (ns) Power dissipation considerations Tamb (°C) Rth(j-a) (K/W) Ψth(j-top) (K/W) Rth(j-c) (K/W) Package name
74LVC573AD 1.2?-?3.6 TTL ± 24 3.4 low -40~125 85 27.6 61 SO20

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVC573AD 74LVC573AD,118
(935219000118)
Active 74LVC573AD SOT163-1
SO20
(SOT163-1)
SOT163-1 WAVE_BG-BD-1
SOT163-1_118

下表中的所有產(chǎn)品型號均已停產(chǎn) 。

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74LVC573AD 74LVC573AD,112
(935219000112)
Withdrawn / End-of-life 74LVC573AD SOT163-1
SO20
(SOT163-1)
SOT163-1 WAVE_BG-BD-1
暫無信息

環(huán)境信息

型號 可訂購的器件編號 化學(xué)成分 RoHS RHF指示符
74LVC573AD 74LVC573AD,118 74LVC573AD rohs rhf rhf

下表中的所有產(chǎn)品型號均已停產(chǎn) 。

型號 可訂購的器件編號 化學(xué)成分 RoHS RHF指示符
74LVC573AD 74LVC573AD,112 74LVC573AD rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (12)

文件名稱 標(biāo)題 類型 日期
74LVC573A Octal D-type transparent latch with?5?V?tolerant?inputs?/?outputs; 3?-?state Data sheet 2023-09-07
AN11009 Pin FMEA for LVC family Application note 2019-01-09
AN263 Power considerations when using CMOS and BiCMOS logic devices Application note 2023-02-07
AN90063 Questions about package outline drawings Application note 2025-03-12
SOT163-1 3D model for products with SOT163-1 package Design support 2020-01-22
lvc573a lvc573a IBIS model IBIS model 2013-04-09
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
SOT163-1 plastic, small outline package; 20 leads; 1.27 mm pitch; 12.8 mm x 7.5 mm x 2.65 mm body Package information 2024-11-15
SOT163-1_118 SO20; Reel pack for SMD, 13"; Q1/T1 product orientation Packing information 2022-08-01
74LVC573AD_Nexperia_Product_Reliability 74LVC573AD Nexperia Product Reliability Quality document 2025-03-20
lvc lvc Spice model SPICE model 2013-05-07
WAVE_BG-BD-1 Wave soldering profile Wave soldering 2021-09-08

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請告知我們并填寫 應(yīng)答表 我們會(huì)盡快回復(fù)您。


Longevity

The Nexperia Longevity Program is aimed to provide our customers information from time to time about the expected time that our products can be ordered. The NLP is reviewed and updated regularly by our Executive Management Team. View our longevity program here.


模型

文件名稱 標(biāo)題 類型 日期
lvc573a lvc573a IBIS model IBIS model 2013-04-09
lvc lvc Spice model SPICE model 2013-05-07
SOT163-1 3D model for products with SOT163-1 package Design support 2020-01-22

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購、定價(jià)與供貨

型號 Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74LVC573AD 74LVC573AD,118 935219000118 Active SOT163-1_118 2,000 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機(jī)構(gòu)訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡(luò)可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號 可訂購的器件編號 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74LVC573AD 74LVC573AD,118 935219000118 SOT163-1 訂單產(chǎn)品
中文乱码字幕国产中文乱码| 少妇被粗大猛进进出出男女片| 亚洲综合一区二区三区不卡| 中文字幕乱码亚洲无限码| 成熟女人裸体毛茸茸视频| 久久精品国产99精品亚洲| 暖暖免费中文高清日本三区| 精品少妇高潮中出久久一区| 精品国产亚洲人成在线| 国产精品自拍小视频91| 日韩欧美高清一区二区| 国产av一区二区精品久久| 久久这里只有精品视频在线| 日本一区三级在线观看| 亚洲av中文字幕一区二区| 亚洲欧美精品福利在线| 亚洲中文字幕有综合久久| 亚洲精品人成在线观看| 国产精品一区二区三区四| 国产高清视频在线一区二区三区| 精品久久国产线看观看| 四虎影在永久免费在线观看| 91精品日本综合久久香蕉蜜桃| 一区二区中文字幕人妻| 精品蜜桃臀91人少妇| 日本东京老熟女造逼一区二区| 欧美成人夫妻性生活视频| 国产美女亚洲精品久久久| 国产怡红院在线视频观看| 国产av亚洲一区二区| 国产精品一区二区三区情况| 一区二区三区免费看日本| 天天日天天射天天舔舔| 久久夜色亚洲av三区| av天堂中文字幕蜜臀| 日韩肥熟女一区二区精品视频| 亚洲熟女乱综合一区二区三四五| 日韩av在线免费观看毛片| 久久精品国产熟女亚洲| 国产精品人人爱一区二区白浆| 久久婷亚洲综合五月天|